

| Reg.No        | 19BEC0358          |                 |                |
|---------------|--------------------|-----------------|----------------|
| Student Name  | ARPIT PATAWAT      |                 |                |
| Course Code   | ECE3002            | Slot & Semester | L43+L44        |
|               |                    |                 | WINTER 2021-22 |
| Course Name   | VLSI system design |                 |                |
| Program Title | Lab Assignment 5   |                 |                |
| Faculty       | Dr. Ragunath G     |                 |                |

## School of Electronics Engineering ,VIT, Vellore

- 1. Design a positive latch and a negative latch.
- 2. Verify with inputs and outputs.
- 3. Create a symbol for the positive and negative latches.
- 4. Design a positive and negative edge trigger Flip flops using positive and negative latches symbol.
- 5. Verify with inputs and outputs.

## Aim → To design positive and negative latch

## Circuit Diagram →



FIGURE 10.18 C<sup>2</sup>MOS Latch

Note: circuit is refereed from CMOS VLSI DESIGN BOOK

Positive laten 
$$\rightarrow$$
 CMos Laten

VDD

$$\frac{3R}{2}, 24ccn$$
(3R,1200)

CIK  $\rightarrow$  (2R, 24con)

(R,400)

CIND

R,1800n)

CIND

NMOS = 4con width, p

pmos = 120000 Width, 3R



Fig – positive latch with X1 and X2 symbol for inverter



Whenever clock is high, output signal is data signal (transparent mode) and when clock is low, the last value of data will keep as output (hold mode)





 $Fig-Negative\ latch\ with\ X1\ and\ X2\ symbol\ for\ inverter$ 



Whenever clock is Low, output signal is data signal (transparent mode) and when clock is High, the last value of data will keep as output (hold mode).





Fig – symbol for positive and Negative respectively. While doing both the latches, before adding volage sources, I copied both the circuit for symbol creation.

2).Aim → To design positive and negative flip flopCircuit Diagram →



POSITIVE FLIP FLOP → Whenever clock is Rising or for the rising edge of the clock, whatever the value of data, output signal will keep following that until the next rising edge



## NEGATIVE FLIP FLOP →

Left-Click to manually enter Left Vertical Axis Limits

for the falling edge of the clock, whatever the value of data, output signal will keep following that until the next falling edge

